





## **VLSI Physical Design with Timing Analysis**

**Lecture – 11: Timing Analysis in Sequential Circuit** 

**Bishnu Prasad Das** 

**Department of Electronics and Communication Engineering** 



## **Contents**

- Setup time and hold time
- Maximum timing analysis (Setup check)
- Minimum timing analysis (Hold Check)
- Impact of Process corner on setup and hold Violation
- Solve the issues of setup and hold violation in a manufactured chip







FF delay Parameters

- 1) tsetup = setup time
- @ thold = hold time
- 3 tecq = teq = Contamination delay beth clk and q (Min)
- (4) tpcq = tcq = propagation delay bet clk and q (Max)
- (5) ted = teamb = contamination delay of the combinational circuit (Min)
- 6 tpd = tcomb = propagation delay of the ", (Max.)



## Sequential Circuits

1 Firite State machines (FSM)







3 Shift registers

(4) Counters







 $t_{pd}$  - Logic Propagation Delay

 $t_{cd}$  - Logic Contamination Delay

 $t_{\it pcq}$  - Latch/Flop Clock-to-Q Propagation Delay

 $t_{ccq}$  - Latch/Flop Clock-to-Q Contamination Delay

 $t_{pdq}$  - Latch D-to-Q Propagation Delay

 $t_{\text{setup}}$  - Latch/Flop Setup Time

 $t_{\text{hold}}$  - Latch/Flop Hold Time







Max. Timing Analysis 1-FF - O setup time @ hold time @ CIk2q delay Launch 2- FFs -(2) Telk > teg + temb + tsety FF2 TCIX > tpcq + tpd + tsetup 1 CIK CIK TCIK 1) Manufactured chip has setup voilation. CIK -> Slow down the clock speed max tran GL. max D(FF2) Max freq (front = tsetup





- ONMOS (S,T,F)
- $\bigcirc$  PMOS  $\rightarrow$  (S,T, F)

Types of corners are (1) SS(SION SION) @ TT @FF (9) FS (5) SF

- 3 Temporature
- 9 voltage

Max timing analysis -> SS corner







Minimum Timing Analysis (Hold check)

- 1 Hold time
- 3 toeq = toq
- (3) tcd = tcamb



2 hold time check -> I clock edges



- 3 hold check FF corner
- (4) Fixing hold violation—

  Increase the delay of combinational path

Buffer insertion.

(5) Manufactured Chip has hold vidation







## **Thank You**





